Product Summary
The EP2SGX130GF1508C3N is an FPGA. It combines high-speed serial transceivers with a scalable, high-performance logic array. The EP2SGX130GF1508C3N includes 4 to 20 high-speed transceiver channels, each incorporating clock and data recovery unit (CRU) technology and embedded SERDES capability at data rates of up to 6.375 gigabits per second (Gbps). The transceivers are grouped into four-channel transceiver blocks and are designed for low power consumption and small die size. The EP2SGX130GF1508C3N FPGA technology is built upon the Stratix II architecture and offers a 1.2-V logic array with unmatched performance, flexibility, and time-to-market capabilities. This scalable, high-performance architecture makes the EP2SGX130GF1508C3N ideal for high-speed backplane interface, chip-to-chip, and communications protocol-bridging applications.
Parametrics
EP2SGX130GF1508C3N absolute maximum ratings: (1)VCCINT, Supply voltage With respect to ground: –0.5 to 1.8 V; (2)VCCIO, Supply voltage With respect to ground: –0.5 to 4.6 V; (3)VCCPD, Supply voltage With respect to ground: –0.5 to 4.6 V; (4)VI, DC input voltage: –0.5 to 4.6 V; (5)IOUT, DC output current, per pin: –25 to 40 mA; (6)TSTG, Storage temperature No bias: –65 to 150℃; (7)TJ, Junction temperature BGA packages under bias: –55 to 125℃.
Features
EP2SGX130GF1508C3N features: (1)TriMatrix memory consisting of three RAM block sizes to implement true dual-port memory and first-in first-out (FIFO) buffers with performance up to 550 MHz; (2)Up to 16 global clock networks with up to 32 regional clock networks per device region; (3)High-speed DSP blocks provide dedicated implementation of multipliers (at up to 450 MHz), multiply-accumulate functions, and finite impulse response (FIR) filters; (4)Up to four enhanced PLLs per device provide spread spectrum, programmable bandwidth, clock switch-over, real-time PLL reconfiguration, and advanced multiplication and phase shifting; (5)Support for numerous single-ended and differential I/O standards; (6)High-speed source-synchronous differential I/O support on up to 71 channels; (7)Support for source-synchronous bus standards, including SPI-4 Phase 2 (POS-PHY Level 4), SFI-4.1, XSBI, UTOPIA IV, NPSI, and CSIX-L1.
Diagrams
Image | Part No | Mfg | Description | Pricing (USD) |
Quantity | |||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|
EP2SGX130GF1508C3N |
IC STRATIX II GX 130K 1508-FBGA |
Data Sheet |
|
|
||||||||
Image | Part No | Mfg | Description | Pricing (USD) |
Quantity | |||||||
EP2S |
Other |
Data Sheet |
Negotiable |
|
||||||||
EP2S130F1020C3 |
IC STRATIX II FPGA 130K 1020FBGA |
Data Sheet |
|
|
||||||||
EP2S130F1020C3N |
IC STRATIX II FPGA 130K 1020FBGA |
Data Sheet |
|
|
||||||||
EP2S130F1020C4 |
IC STRATIX II FPGA 130K 1020FBGA |
Data Sheet |
|
|
||||||||
EP2S130F1020C4N |
IC STRATIX II FPGA 130K 1020FBGA |
Data Sheet |
|
|
||||||||
EP2S130F1020C5 |
IC STRATIX II FPGA 130K 1020-FBG |
Data Sheet |
|
|